pastermil@sh.itjust.works to Programmer Humor@lemmy.ml · 1 year agoSome Mnemonicssh.itjust.worksexternal-linkmessage-square13linkfedilinkarrow-up161arrow-down11
arrow-up160arrow-down1external-linkSome Mnemonicssh.itjust.workspastermil@sh.itjust.works to Programmer Humor@lemmy.ml · 1 year agomessage-square13linkfedilink
minus-square9point6@lemmy.worldlinkfedilinkarrow-up3·1 year agoI still don’t know why this architecture went for a Double XOR as the NOP, I guess they were just flexing that the reference chip design could do both in a single cycle
I still don’t know why this architecture went for a Double XOR as the NOP, I guess they were just flexing that the reference chip design could do both in a single cycle